Skip to main content

PCI express simulation framework for cocotb

Project description

PCIe express simulation framework for Cocotb

Build Status codecov PyPI version

GitHub repository: https://github.com/alexforencich/cocotbext-pcie

Introduction

PCI express simulation framework for cocotb.

Installation

Installation from pip (release version, stable):

$ pip install cocotbext-pcie

Installation from git (latest development version, potentially unstable):

$ pip install https://github.com/alexforencich/cocotbext-pcie/archive/master.zip

Installation for active development:

$ git clone https://github.com/alexforencich/cocotbext-pcie
$ pip install -e cocotbext-pcie

Documentation and usage examples

See the tests directory and verilog-pcie for complete testbenches using these modules.

Core PCIe simulation framework

The core PCIe simulation framework is included in cocotbext.pcie.core. This framework implements an extensive event driven simulation of a complete PCI express system, including root complex, switches, devices, and functions, including support for configuration spaces, capabilities and extended capabilities, and memory and IO operations between devices. The framework includes code to enumerate the bus, initialize configuration space registers and allocate BARs, route messages between devices, perform memory read and write operations, allocate DMA accessible memory regions in the root complex, and handle message signaled interrupts. Any module can be connected to a cosimulated design, enabling testing of not only isolated components and host-device communication but also communication between multiple components such as device-to-device DMA and message passing.

PCIe IP core models

Xilinx UltraScale and UltraScale+

Models of the Xilinx UltraScale and UltraScale Plus PCIe hard cores are included in cocotbext.pcie.xilinx.us. These modules can be used in combination with the PCIe BFM to test an HDL design that targets a Xilinx UltraScale or UltraScale Plus FPGA, up to PCIe gen 3 x16 or PCIe gen 4 x8. The models currently only support operation as a device, not as a root port.

Project details


Download files

Download the file for your platform. If you're not sure which to choose, learn more about installing packages.

Source Distribution

cocotbext-pcie-0.1.2.tar.gz (75.1 kB view details)

Uploaded Source

Built Distribution

cocotbext_pcie-0.1.2-py3-none-any.whl (70.6 kB view details)

Uploaded Python 3

File details

Details for the file cocotbext-pcie-0.1.2.tar.gz.

File metadata

  • Download URL: cocotbext-pcie-0.1.2.tar.gz
  • Upload date:
  • Size: 75.1 kB
  • Tags: Source
  • Uploaded using Trusted Publishing? No
  • Uploaded via: twine/3.2.0 pkginfo/1.6.1 requests/2.25.1 setuptools/51.0.0 requests-toolbelt/0.9.1 tqdm/4.54.1 CPython/3.9.1

File hashes

Hashes for cocotbext-pcie-0.1.2.tar.gz
Algorithm Hash digest
SHA256 eb4e646855ab7505ede1b476ca5a049c8b75a050357e844f598af70fceb58173
MD5 4c989abb94b0af9de4ad98e9043f614a
BLAKE2b-256 efcb2d504bf489ad1da4058f6092440e2478d8fa0e9e760491e0c464884f08b5

See more details on using hashes here.

File details

Details for the file cocotbext_pcie-0.1.2-py3-none-any.whl.

File metadata

  • Download URL: cocotbext_pcie-0.1.2-py3-none-any.whl
  • Upload date:
  • Size: 70.6 kB
  • Tags: Python 3
  • Uploaded using Trusted Publishing? No
  • Uploaded via: twine/3.2.0 pkginfo/1.6.1 requests/2.25.1 setuptools/51.0.0 requests-toolbelt/0.9.1 tqdm/4.54.1 CPython/3.9.1

File hashes

Hashes for cocotbext_pcie-0.1.2-py3-none-any.whl
Algorithm Hash digest
SHA256 bb8766c19d621c18162a6a5f75b72665d39067a7fed87012ed4317a33a3b2668
MD5 a23e4e420ffee7bbdacbb47183a1dd2f
BLAKE2b-256 0e46bf777fafd4dc953d93290dc5447aea8d7b5e3dfff2ebc9802e64e30bfd93

See more details on using hashes here.

Supported by

AWS AWS Cloud computing and Security Sponsor Datadog Datadog Monitoring Fastly Fastly CDN Google Google Download Analytics Microsoft Microsoft PSF Sponsor Pingdom Pingdom Monitoring Sentry Sentry Error logging StatusPage StatusPage Status page