Skip to main content

PCI express simulation framework for cocotb

Project description

PCIe express simulation framework for Cocotb

Build Status codecov PyPI version Downloads

GitHub repository: https://github.com/alexforencich/cocotbext-pcie

Introduction

PCI express simulation framework for cocotb.

Installation

Installation from pip (release version, stable):

$ pip install cocotbext-pcie

Installation from git (latest development version, potentially unstable):

$ pip install https://github.com/alexforencich/cocotbext-pcie/archive/master.zip

Installation for active development:

$ git clone https://github.com/alexforencich/cocotbext-pcie
$ pip install -e cocotbext-pcie

Documentation and usage examples

See the tests directory and verilog-pcie for complete testbenches using these modules.

Core PCIe simulation framework

The core PCIe simulation framework is included in cocotbext.pcie.core. This framework implements an extensive event driven simulation of a complete PCI express system, including root complex, switches, devices, and functions, including support for configuration spaces, capabilities and extended capabilities, and memory and IO operations between devices. The framework includes code to enumerate the bus, initialize configuration space registers and allocate BARs, route messages between devices, perform memory read and write operations, allocate DMA accessible memory regions in the root complex, and handle message signaled interrupts. Any module can be connected to a cosimulated design, enabling testing of not only isolated components and host-device communication but also communication between multiple components such as device-to-device DMA and message passing.

PCIe IP core models

Xilinx UltraScale and UltraScale+

Models of the Xilinx UltraScale and UltraScale Plus PCIe hard cores are included in cocotbext.pcie.xilinx.us. These modules can be used in combination with the PCIe BFM to test an HDL design that targets a Xilinx UltraScale or UltraScale Plus FPGA, up to PCIe gen 3 x16 or PCIe gen 4 x8. The models currently only support operation as a device, not as a root port.

Project details


Download files

Download the file for your platform. If you're not sure which to choose, learn more about installing packages.

Source Distribution

cocotbext-pcie-0.1.4.tar.gz (75.6 kB view details)

Uploaded Source

Built Distribution

cocotbext_pcie-0.1.4-py3-none-any.whl (71.1 kB view details)

Uploaded Python 3

File details

Details for the file cocotbext-pcie-0.1.4.tar.gz.

File metadata

  • Download URL: cocotbext-pcie-0.1.4.tar.gz
  • Upload date:
  • Size: 75.6 kB
  • Tags: Source
  • Uploaded using Trusted Publishing? No
  • Uploaded via: twine/3.3.0 pkginfo/1.7.0 requests/2.25.1 setuptools/52.0.0 requests-toolbelt/0.9.1 tqdm/4.56.0 CPython/3.9.1

File hashes

Hashes for cocotbext-pcie-0.1.4.tar.gz
Algorithm Hash digest
SHA256 26a6907cdd26e2fbc860eed79f404f4b3d5d56c59107013f7336af450714bf8a
MD5 41d8704ea8e9796bc18c9ca75362a689
BLAKE2b-256 7618aae6b8875f724d69d8a0e69ee45d24de1489de3f03262cb827035ef3d96a

See more details on using hashes here.

File details

Details for the file cocotbext_pcie-0.1.4-py3-none-any.whl.

File metadata

  • Download URL: cocotbext_pcie-0.1.4-py3-none-any.whl
  • Upload date:
  • Size: 71.1 kB
  • Tags: Python 3
  • Uploaded using Trusted Publishing? No
  • Uploaded via: twine/3.3.0 pkginfo/1.7.0 requests/2.25.1 setuptools/52.0.0 requests-toolbelt/0.9.1 tqdm/4.56.0 CPython/3.9.1

File hashes

Hashes for cocotbext_pcie-0.1.4-py3-none-any.whl
Algorithm Hash digest
SHA256 9ad0e6702abaf66fb4219db29f89880a2415d283109a2a6d592c6eb84ee8e62e
MD5 97c35d570bc74c4f859ba46f84bba857
BLAKE2b-256 96074249d696a7f19573361cfaaef200bab5761820f7ef4fc22b814e5c9cc08f

See more details on using hashes here.

Supported by

AWS AWS Cloud computing and Security Sponsor Datadog Datadog Monitoring Fastly Fastly CDN Google Google Download Analytics Microsoft Microsoft PSF Sponsor Pingdom Pingdom Monitoring Sentry Sentry Error logging StatusPage StatusPage Status page