Skip to main content

PCI express simulation framework for cocotb

Project description

PCI express simulation framework for Cocotb

Build Status codecov PyPI version Downloads

GitHub repository: https://github.com/alexforencich/cocotbext-pcie

Introduction

PCI express simulation framework for cocotb.

Installation

Installation from pip (release version, stable):

$ pip install cocotbext-pcie

Installation from git (latest development version, potentially unstable):

$ pip install https://github.com/alexforencich/cocotbext-pcie/archive/master.zip

Installation for active development:

$ git clone https://github.com/alexforencich/cocotbext-pcie
$ pip install -e cocotbext-pcie

Documentation and usage examples

See the tests directory and verilog-pcie for complete testbenches using these modules.

Core PCIe simulation framework

The core PCIe simulation framework is included in cocotbext.pcie.core. This framework implements an extensive event driven simulation of a complete PCI express system, including root complex, switches, devices, and functions, including support for configuration spaces, capabilities and extended capabilities, and memory and IO operations between devices. The framework includes code to enumerate the bus, initialize configuration space registers and allocate BARs, route messages between devices, perform memory read and write operations, allocate DMA accessible memory regions in the root complex, and handle message signaled interrupts. Any module can be connected to a cosimulated design, enabling testing of not only isolated components and host-device communication but also communication between multiple components such as device-to-device DMA and message passing.

PCIe IP core models

Xilinx UltraScale and UltraScale+

Models of the Xilinx UltraScale and UltraScale Plus PCIe hard cores are included in cocotbext.pcie.xilinx.us. These modules can be used in combination with the PCIe BFM to test an HDL design that targets a Xilinx UltraScale or UltraScale Plus FPGA, up to PCIe gen 3 x16 or PCIe gen 4 x8. The models currently only support operation as a device, not as a root port.

Project details


Download files

Download the file for your platform. If you're not sure which to choose, learn more about installing packages.

Source Distribution

cocotbext-pcie-0.1.6.tar.gz (75.6 kB view details)

Uploaded Source

Built Distribution

cocotbext_pcie-0.1.6-py3-none-any.whl (71.1 kB view details)

Uploaded Python 3

File details

Details for the file cocotbext-pcie-0.1.6.tar.gz.

File metadata

  • Download URL: cocotbext-pcie-0.1.6.tar.gz
  • Upload date:
  • Size: 75.6 kB
  • Tags: Source
  • Uploaded using Trusted Publishing? No
  • Uploaded via: twine/3.3.0 pkginfo/1.7.0 requests/2.25.1 setuptools/54.1.1 requests-toolbelt/0.9.1 tqdm/4.59.0 CPython/3.9.2

File hashes

Hashes for cocotbext-pcie-0.1.6.tar.gz
Algorithm Hash digest
SHA256 83f39a2dc3a50af92523af22a1953876e587c7ceef6f3f7922b2cf225116591a
MD5 c9faa159cccfb24c9d4160e0aea4525d
BLAKE2b-256 f6a2f7362d24c408628deba40f3e97d16c78ddd96b70710515585e6fd427cca9

See more details on using hashes here.

File details

Details for the file cocotbext_pcie-0.1.6-py3-none-any.whl.

File metadata

  • Download URL: cocotbext_pcie-0.1.6-py3-none-any.whl
  • Upload date:
  • Size: 71.1 kB
  • Tags: Python 3
  • Uploaded using Trusted Publishing? No
  • Uploaded via: twine/3.3.0 pkginfo/1.7.0 requests/2.25.1 setuptools/54.1.1 requests-toolbelt/0.9.1 tqdm/4.59.0 CPython/3.9.2

File hashes

Hashes for cocotbext_pcie-0.1.6-py3-none-any.whl
Algorithm Hash digest
SHA256 d55f68c683aeb09cba4f6e784652e066964d0f2f29572eca580fecc0dbb376da
MD5 e052310470df58fd736276db07e6a8dd
BLAKE2b-256 0a53a664c415fd011536b2c3328168caa5fd7ee770bf4e5a42c71dd191d61e4a

See more details on using hashes here.

Supported by

AWS AWS Cloud computing and Security Sponsor Datadog Datadog Monitoring Fastly Fastly CDN Google Google Download Analytics Microsoft Microsoft PSF Sponsor Pingdom Pingdom Monitoring Sentry Sentry Error logging StatusPage StatusPage Status page