Verilog Domain for Sphinx
Project description
Dependencies
lark-parser
Enabling
Add extension in conf.py:
extensions = [ 'sphinx_verilog_domain' ]
Usage
Module headers (non-ANSI-style only for now):
.. verilog::module:: module Top(a, b);
Port declarations:
.. verilog:port:: input wire [31:0] a, b;
Parameter declarations:
.. verilog:parameter:: parameter logic param_name_05 = 1, param_name_05_b = 2;
Custom name for use in references:
.. verilog:module:: module \35(4p3|) (z); :refname: module_escaped
References:
Reference to :verilog:ref:`Top` Reference to :verilog:ref:`module_escaped` - links to ``\\35(4p3|)``
Nesting:
.. verilog:module:: module Top1(a, b, c); .. verilog:port:: input a; Description of port ``a`` .. verilog:port:: input b; Description of port ``b`` .. verilog:module:: module Nested(a); .. verilog:port:: output a; Description of port ``a`` in ``Nested`` Reference to module ``Top1``'s port ``a``: :verilog:ref:`Top1.a`.
Namespaces
There are three directives for changing current Verilog scope:
.. verilog:namespace:: A::B - sets current scope to A::B. Using $root as an argument or using the directive without argument at all sets global namespace.
.. verilog:namespace-push:: C::D - sets current scope to C::D relatively to current scope
.. verilog:namespace-pop:: - restores scope which was active before previous namespace-push was called. If there is no matching namespace-push, scope is set to global scope.
Example:
.. verilog:namespace:: A::B .. verilog:port:: input inside_a_b; .. verilog:namespace-push:: C::D .. verilog:port:: input inside_a_b_c_d; .. verilog:namespace-pop:: .. verilog:port:: input inside_a_b_again; .. verilog:namespace:: .. verilog:port:: input in_global_namespace;
Development
To create and open the development environment with all system and python packages use:
make env source env/conda/bin/activate sphinx-verilog-domain
Project details
Release history Release notifications | RSS feed
Download files
Download the file for your platform. If you're not sure which to choose, learn more about installing packages.
Source Distribution
Built Distribution
Hashes for sphinx-verilog-domain-0.0.2.tar.gz
Algorithm | Hash digest | |
---|---|---|
SHA256 | 2f436184c244cac813e1729fccb747b3cc44629d4d75d582ce9f86396a65c78d |
|
MD5 | 8012f93f2e42fa2f0c313f5769e2c6ad |
|
BLAKE2b-256 | 73a37aa49427768abf9008ae578056fb7f004ae3b58bbf3a868328ea76b12f45 |
Hashes for sphinx_verilog_domain-0.0.2-py3-none-any.whl
Algorithm | Hash digest | |
---|---|---|
SHA256 | 5be45e8fdac73e67fa0a124629a71f22f342cc45b00345960982226d5518da2c |
|
MD5 | e927cce5d77748630140132987445d9a |
|
BLAKE2b-256 | d4f6e8063298da7dadcd12fdadfa10a1652b441955b33116990389a035e7adb7 |