Generate diagrams from Verilog in Sphinx.
Project description
Sphinx Extension which generates various types of diagrams from Verilog code.
sphinxcontrib-verilog-diagrams is a Sphinx extension to make it easier to write nice documentation from Verilog files. It primarily uses Yosys to do the Verilog reading.
Check out the documentation for examples.
Installation
Python 3.5+ is required.
pip install sphinxcontrib-verilog-diagrams
Or,
python3 -m pip install sphinxcontrib-verilog-diagrams
Sphinx Integration
In your conf.py, add the following lines.
extensions = [
...,
'sphinxcontrib_verilog_diagrams',
]
Non-Python Dependencies
These dependencies can be either installed on your system or install using the conda environment.yml file with;
conda XXXX
Required
Optional
Usage
verilog-diagram
The verilog-diagram RST directive can be used to generate a diagram from Verilog code and include it in your documentation. Check out the examples to see how to use it.
.. verilog-diagram:: file.v
:type: XXXXX
:module: XXXX
:flatten:
Options
:type: - Verilog Diagram Types;
yosys-blackbox - Netlist rendered by Yosys.
yosys-aig - Verilog file run through aigmap before image is generated directly in Yosys.
netlistsvg - Render output with netlistsvg
:module: - Which module to diagram.
:flatten: - Use the Yosys flatten command before generating the image.
Example
Here is a diagram of a 4-bit carry chain.
no-license
This extension also provides the no-license directive which can be used to include code blocks from a file, but omitting the license header at the top of the file. It behaves like the literalinclude directive, but the lines option is overridden to only show the lines after the license header.
.. no-license:: verilog/dff.v
:language: verilog
:linenos:
:caption: verilog/dff.v
Example
Here is a comparison between the literalinclude and no-license directives.
.. literalinclude:: verilog/dff.v
:language: verilog
:caption: verilog/dff.v
/*
* Copyright (C) 2020 The SymbiFlow Authors.
*
* Licensed under the Apache License, Version 2.0 (the "License");
* you may not use this file except in compliance with the License.
* You may obtain a copy of the License at
*
* https://www.apache.org/licenses/LICENSE-2.0
*
* Unless required by applicable law or agreed to in writing, software
* distributed under the License is distributed on an "AS IS" BASIS,
* WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
* See the License for the specific language governing permissions and
* limitations under the License.
*
* SPDX-License-Identifier: Apache-2.0
*/
// Single flip-flip test.
module top(input clk, input di, output do);
always @( posedge clk )
do <= di;
endmodule // top
.. no-license:: verilog/dff.v
:language: verilog
:caption: verilog/dff.v
// Single flip-flip test.
module top(input clk, input di, output do);
always @( posedge clk )
do <= di;
endmodule // top
Licence
Project details
Release history Release notifications | RSS feed
Download files
Download the file for your platform. If you're not sure which to choose, learn more about installing packages.
Source Distribution
Built Distribution
Hashes for sphinxcontrib-verilog-diagrams-0.0.post88.tar.gz
Algorithm | Hash digest | |
---|---|---|
SHA256 | 1bcd0d2919f753854b0c35ea13bcc17e307fcd857420cdca53c226948165200f |
|
MD5 | 96502f578824445fb5838bfb662c1496 |
|
BLAKE2b-256 | 5993cfb1c976a85aa2693f59bb06e8281c763f6d6f899be8c75f0cfe44b71e3a |
Hashes for sphinxcontrib_verilog_diagrams-0.0.post88-py3-none-any.whl
Algorithm | Hash digest | |
---|---|---|
SHA256 | 90b7b67c9c94a01ea1c1967976966a10db604e09d18ed59cd7860474338d26b1 |
|
MD5 | bac176d658a04a35389be046c42f647d |
|
BLAKE2b-256 | 873994361ac4ecc7de94c5069e24851d4c1d73c4c154faa9784fed223ccfd06a |