Skip to main content

Integrated Circuit Hierarchy

Project description

Integrated Circuit Hierarchy

做什么用?

懒得写,AI 帮我总结了一下。

ichier 是一个用于创建和处理电路设计的 Python 库。它允许用户定义设计、模块、端口和实例,并生成对应的代码。这个库可以用于以下几个方面:

  1. 设计创建:通过 DesignModule 等类,可以构建电路设计,并添加多个模块来实现抽象的对应关系。

  2. 终端和网络定义:可以轻松定义模块之间的连接,通过设置输入输出端口 Terminal 和内部网络 net 来描述电路的交互。

  3. 实例化模块:允许将模块实例化多次,以便在设计中复用特定的功能,比如在一个电路中多次使用同一个逻辑门。

  4. 代码解析:支持解析 Spice 和 Verilog 格式的电路文件,生成 Design 对象,方便分析电路结构和参数,提取设计信息。

  5. 命令行交互:支持在 Python 中启动交互式 shell,方便对电路的信息进行查询。

安装

pip install ichier

推荐再安装 ipythonrich 库。

pip install ipython rich

描述一个电路

buffer.py

from ichier import *

design = Design(
    modules=[
        Module("inv", [Terminal("A", "input"), Terminal("Z", "output")]),
        Module(
            name="buf",
            terminals=[Terminal("A", "input"), Terminal("Z", "output")],
            nets=[Net("A"), Net("Z"), Net("inter")],
            instances=[
                Instance(
                    "inv", "i1", {"A": "A", "Z": "inter"}, {"size": "x2"}
                ),
                Instance(
                    reference="inv",
                    name="i2",
                    connection={"A": "inter", "Z": "Z"},
                    parameters={"size": "x4"},
                ),
            ],
        ),
    ],
)
  • 查询信息
design.modules.figs
# => (Module('inv'), Module('buf'))

buf = design.modules["buf"]

buf.terminals.figs
# => (Terminal('A', 'input'), Terminal('Z', 'output'))

buf.instances.figs
# => (Instance('i1'), Instance('i2'))

buf.nets.figs
# => (Net('A'), Net('Z'), Net('inter'))
  • 导出为 Spice
print(design.dumpToSpice())
.SUBCKT inv A Z
*.PININFO A:I Z:O
.ENDS


.SUBCKT buf A Z
*.PININFO A:I Z:O
Xi1 A inter inv size=x2
Xi2 inter Z inv size=x4
.ENDS

从网表读入设计

* top.cdl

.SUBCKT inv A Z
*.PININFO A:I Z:O
.ENDS

.SUBCKT buf A Z
*.PININFO A:I Z:O
Xi1 / inv $PINS A=A Z=inter
Xi2 / inv $PINS A=inter Z=Z
.ENDS
  • 解析 Spice 文件
from ichier.parser import fromSpice
design = fromSpice("top.cdl")
  • 解析 Verilog 文件
// top.v

module inv ( input A, output Z );
endmodule

module buf ( input A, output Z );
wire inter;
inv i1 (.A(A), .Z(inter));
inv i2 (.A(inter), .Z(Z));
endmodule
from ichier.parser import fromVerilog
design = fromVerilog("top.v")
  • 也可以直接使用 CLI 工具
ichier parse top.v
ichier parse top.cdl

建议预先安装 ipythonrich 库,会有更好的交互体验。

parse

LICENSE

GNU Affero General Public License v3

Project details


Download files

Download the file for your platform. If you're not sure which to choose, learn more about installing packages.

Source Distributions

No source distribution files available for this release.See tutorial on generating distribution archives.

Built Distribution

If you're not sure about the file name format, learn more about wheel file names.

ichier-0.2.6-py3-none-any.whl (51.3 kB view details)

Uploaded Python 3

File details

Details for the file ichier-0.2.6-py3-none-any.whl.

File metadata

  • Download URL: ichier-0.2.6-py3-none-any.whl
  • Upload date:
  • Size: 51.3 kB
  • Tags: Python 3
  • Uploaded using Trusted Publishing? No
  • Uploaded via: twine/6.0.1 CPython/3.12.6

File hashes

Hashes for ichier-0.2.6-py3-none-any.whl
Algorithm Hash digest
SHA256 9b7bfd68204d2a27b4ef4092e7ec63a2ae56658883e6be2eb8af82e3d286383a
MD5 3c5765d2263751269d4ccac4202963f5
BLAKE2b-256 b977256e619ab4ed68ea24c3b830690949dc6a51107513d5dc6132c3eb79fbd1

See more details on using hashes here.

Supported by

AWS Cloud computing and Security Sponsor Datadog Monitoring Depot Continuous Integration Fastly CDN Google Download Analytics Pingdom Monitoring Sentry Error logging StatusPage Status page