Skip to main content

Small footprint and configurable DRAM core

Project description

                                 __   _ __      ___  ___  ___   __  ___
                                / /  (_) /____ / _ \/ _ \/ _ | /  |/  /
                               / /__/ / __/ -_) // / , _/ __ |/ /|_/ /
                              /____/_/\__/\__/____/_/|_/_/ |_/_/  /_/

                                   Copyright 2015-2024 / EnjoyDigital
                               A small footprint and configurable DRAM core
                                        powered by Migen & LiteX

License

[> Intro

LiteDRAM provides a small footprint and configurable DRAM core.

LiteDRAM is part of LiteX libraries whose aims are to lower entry level of complex FPGA cores by providing simple, elegant and efficient implementations of components used in today's SoC such as Ethernet, SATA, PCIe, SDRAM Controller...

Using Migen to describe the HDL allows the core to be highly and easily configurable.

LiteDRAM can be used as LiteX library or can be integrated with your standard design flow by generating the verilog rtl that you will use as a standard core.

[> Features

PHY:

  • Generic SDRAM PHY (vendor agnostic, tested on Xilinx, Altera, Lattice)
  • Xilinx Spartan6 DDR/LPDDR/DDR2/DDR3 PHY (1:2 or 1:4 frequency ratio)
  • Xilinx Spartan7/Artix7/Kintex7/Virtex7 DDR2/DDR3 PHY (1:2 or 1:4 frequency ratio)
  • Xilinx Kintex/Virtex Ultrascale (Plus) DDR3/DDR4 PHY (1:4 frequency ratio)
  • Lattice ECP5 DDR3 PHY (1:2 frequency ratio)
  • Gowin G2A DDR3 PHY (1:2 frequency ratio)

Core:

  • Fully pipelined, high performance.
  • Configurable commands depth on bankmachines.
  • Auto-Precharge.
  • Periodic refresh/ZQ short calibration (up to 8 postponed refreshes).

Frontend:

  • Configurable crossbar (simply use crossbar.get_port() to add a new port!)
  • Ports arbitration transparent to the user.
  • Native, AXI-MM or Wishbone user interface.
  • DMA reader/writer.
  • BIST.
  • ECC (Error-correcting code)

[> FPGA Proven

LiteDRAM is already used in commercial and open-source designs:

[> Possible improvements

  • add Avalon-ST interface.
  • add support for Altera devices.
  • add more documentation
  • ... See below Support and consulting :)

If you want to support these features, please contact us at florent [AT] enjoy-digital.fr.

[> Getting started

  1. Install Python 3.6+ and FPGA vendor's development tools.
  2. Install LiteX and the cores by following the LiteX's wiki installation guide.
  3. You can find examples of integration of the core with LiteX in LiteX-Boards and in the examples directory.

[> Tests

Unit tests are available in ./test/. To run all the unit tests:

$ ./setup.py test

Tests can also be run individually:

$ python3 -m unittest test.test_name

[> License

LiteDRAM is released under the very permissive two-clause BSD license. Under the terms of this license, you are authorized to use LiteDRAM for closed-source proprietary designs. Even though we do not require you to do so, those things are awesome, so please do them if possible:

  • tell us that you are using LiteDRAM
  • cite LiteDRAM in publications related to research it has helped
  • send us feedback and suggestions for improvements
  • send us bug reports when something goes wrong
  • send us the modifications and improvements you have done to LiteDRAM.

[> Support and consulting

We love open-source hardware and like sharing our designs with others.

LiteDRAM is developed and maintained by EnjoyDigital.

If you would like to know more about LiteDRAM or if you are already a happy user and would like to extend it for your needs, EnjoyDigital can provide standard commercial support as well as consulting services.

So feel free to contact us, we'd love to work with you! (and eventually shorten the list of the possible improvements :)

[> Contact

E-mail: florent [AT] enjoy-digital.fr

Project details


Download files

Download the file for your platform. If you're not sure which to choose, learn more about installing packages.

Source Distribution

litedram-2024.12.tar.gz (349.0 kB view details)

Uploaded Source

Built Distribution

If you're not sure about the file name format, learn more about wheel file names.

litedram-2024.12-py3-none-any.whl (208.5 kB view details)

Uploaded Python 3

File details

Details for the file litedram-2024.12.tar.gz.

File metadata

  • Download URL: litedram-2024.12.tar.gz
  • Upload date:
  • Size: 349.0 kB
  • Tags: Source
  • Uploaded using Trusted Publishing? No
  • Uploaded via: twine/6.0.1 CPython/3.11.11

File hashes

Hashes for litedram-2024.12.tar.gz
Algorithm Hash digest
SHA256 8c9eea03d6597018d0830f3295fe85550149d9f14efb97ff0ae7dd459b9c8d8b
MD5 71ba24411e12c432cdef63e8c2bdefe8
BLAKE2b-256 666d84ec86b6d3477c56c144d8a03c682e32df7acfe306e844498bbeec4f12a7

See more details on using hashes here.

File details

Details for the file litedram-2024.12-py3-none-any.whl.

File metadata

  • Download URL: litedram-2024.12-py3-none-any.whl
  • Upload date:
  • Size: 208.5 kB
  • Tags: Python 3
  • Uploaded using Trusted Publishing? No
  • Uploaded via: twine/6.0.1 CPython/3.11.11

File hashes

Hashes for litedram-2024.12-py3-none-any.whl
Algorithm Hash digest
SHA256 b3a1bf09efa87b24760978b0b1fcd19f75a6e918f0ceb3991a8f3b28184ec694
MD5 63089a9b116648e964998accb0e05e76
BLAKE2b-256 418559df218c145acef7bc300ea5c7b5d481f81bb4b6aa4e41e959bd96044f54

See more details on using hashes here.

Supported by

AWS Cloud computing and Security Sponsor Datadog Monitoring Depot Continuous Integration Fastly CDN Google Download Analytics Pingdom Monitoring Sentry Error logging StatusPage Status page